EE 330 Assignments 15 Fall 2025

This assignment will not be collected or graded. Even though the problems will not be collected, students are advised to work enough of them to have mastery of the material prior to looking at the posted solutions.

If references to a semiconductor processes are needed beyond what is given in a specific problem or question, assume a CMOS process is available with the following key process parameters;  $\mu_n C_{OX} = 250 \mu A/v^2$ ,  $\mu_p C_{OX} = \mu_n C_{OX}$ /3 ,V\_TNO=0.4V, V\_TPO= - 0.4V, C\_{OX} = 4fF/ $\mu^2$ ,  $\lambda=0$ ,  $\gamma=0$ , L\_MIN=W\_MIN=45nm, and V\_DD=3V.

Problem 1 Determine the propagation delay in terms of t<sub>REF</sub> from B to K for the following circuit. Assume all devices sized for equal worst-case rise and fall times. The OD for the gates, if different than 1, are as indicated.



Problem 2 Assume you are working in a 45nm CMOS process.

- a) Size the devices in the 3-input NAND gate for an overdrive of 4 and the 2-input NOR gate for an overdrive of 6 with the equal rise/fall sizing strategy. The overdrive factors for the inverters are indicated.
- b) With this sizing, how does the propagation delay from B to K compare to that of a minimum- sized reference inverter driving an identical 10fF load?



Problem 3 A segment of a logic block is shown below. Assume the lengths of all devices are L<sub>MIN</sub>. Assume all gates are sized for equal worst-case rise and fall times.

Gates with an overdrive factor that is different than 1 are as indicated by a number on the gate. Assume that the process in which these gates are fabricated is characterized by a minimum length reference inverter with

## $t_{REF}=20ps$ , $C_{REF}=4fF$ , $R_{PDREF}=2.5K$ , $V_{DD}=4V$

- a) Determine the worst-case propagation delay from A to F
- b) Determine the dynamic power dissipation in inverter with OD=4 if A is clocked at 400MHz and the output of this inverter changes on each H-L transition of the A input.
- c) Repeat part a) if all gates are minimum sized.



Problem 4 A poly interconnect that is 2u wide and 50u long is used to connect a low impedance signal to a 500fF load. Assume the capacitance density of this poly layer is .5fF/u² and the sheet resistance of the poly is 20 ohms/square.



a) If this interconnect is modeled by the series connection of 3 T-connected segments shown, determine the value of the resistors  $R_T$  and the capacitor  $C_T$  in each of these segments.



- b) Determine the Elmore delay for driving the output K associated with this interconnect model
- c) Compare the Elmore delay with that obtained with a Spice simulation using the same 3 T-connected segments

Problem 5 A poly interconnect that is 2u wide is used to connect a low impedance signal at node A to a 50fF load at node F as shown below. The distance between the dashed segments is 50u. Assume the capacitance density of this poly layer is  $.5fF/u^2$  and the sheet resistance of the poly is 20 ohms/square. Calculate the Elmore delay from A to F using a T-model for each of the 50u segments. Assume  $C_L$ =100fF.



Problem 6 Assume Poly has a sheet resistance of  $50\Omega/\Box$  and a capacitance density to substrate of  $800aF/\mu m^2$ . Assume all gates are sized for equal worst-case rise and fall times with OD=1. A reference inverter in this process is shown below. Assume the C and D inputs are both a Boolean 1.

- a) If a low to high input transition occurs simultaneously on the A and E inputs, will the B input or the F input rise first? (Be quantitative in your comparison)
- b) If the inputs A, C, and D are Boolean 1, calculate the propagation delay (thl+tlh) from E to G.





Problem 7 Assume a process has Poly with two different sheet resistances as shown below. Assume the capacitance density to substrate of both Poly layers is  $800aF/\mu m^2$ . Determine the propagation delay from A to G. Assume the gates in the process are characterized by a minimum length reference inverter with

tref=20ps, Cref=4fF, Rpdref=2.5K, Vdd=4V



Problem 8 A standard CMOS inverter with Wn=10u, Wp=40u, Ln=0.6u and Lp=0.6u is driving a 600fF capacitive load. Assume Cox for the process is 4fF/u<sup>2</sup> and a supply voltage of 4V.

- a) Determine the dynamic power dissipation in the inverter if the input to the inverter is a 10KHz square wave.
- b) Repeat a) if Wn = Wp = 0.6u
- c) How fast can the inverter be clocked if the original device sizes are used?

Problem 9 Determine the energy required to drive a minimum sized static CMOS inverter for a HL followed by a LH transition in a 0.5u CMOS process. From these results, make a prediction on the power level that would be expected in a system with 1 million gates if half of the gates transitioned on each clock cycle and if all of the gates had an inupt capacitance equal to that of a minimum-sized inverter. Assume the clock of the system is 1.5GHz. Assume the gates in the process are characterized by a minimum length reference inverter with

tref=20ps, Cref=4fF, Rpdref=2.5K, Vdd=4V

Problem 10 Determine the power that would be required in the final driver stage of a pad driver needed to drive a 25pF external load at 300MHz. Assume the gates in the process are characterized by a minimum length reference inverter with

tref=20ps, Cref=4fF, Rpdref=2.5K, Vdd=4V

Problem 11 Assume a 32-bit data bus needs to go off chip and that the average capacitance on each bit is 4pF. Determine the dynamic power dissipation in the last stage of a pad driver that drives this bus if the clock rate is 800MHz. Assume logic with V<sub>H</sub>=3V, V<sub>L</sub>=0V is being used and that, on the average, each bit changes once every other clock period.

Problem 12 Design a pad driver to drive a 32-bit data bus. Assume the load on each bit of the bus is 600fF and that the clock speed for data on the bus is 100MHz. The pad driver should be designed so to minimize the power dissipation in the pad driver while still meeting the 100MHz speed requirement. Assume the gates in the process are characterized by a minimum length reference inverter with

tref=20ps, Cref=4fF, Rpdref=2.5K, Vdd=4V

Problem 13. What is the fastest clock that can be used in a 45nm process if the clock must drive a 2pF load. Assume a standard pad driver structure is used to drive this load. Assume the gates in the process are characterized by a minimum length reference inverter with

tref=20ps, Cref=4fF, Rpdref=2.5K, Vdd=4V

Problem 14 Consider the cascade of 3 inverters with a 50fF load on the last stage. Assume they are designed in a CMOS process characterized by a minimum length reference inverter with

- a) Determine the propagation delay if the devices are sized for equal rise/fall times and all have an overdrive of 1.
- b) Repeat part a) if all devices are minimum sized
- c) Determine the total dynamic power dissipation if the input is a square wave of frequency 10MHz if the devices are sized as in part a)
- d) Repeat part c) if all devices are minimum sized.

Problem 15 Implement the following Boolean circuit at the transistor level with dynamic zipper logic. Any gate can have at most 3 inputs.

Problem 16 Design a ring oscillator that will oscillate at a frequency of 80MHz in the 45nm CMOS process. Assume a supply voltage of 3V is to be used for the ring oscillator. Assume the gates in the process are characterized by a minimum length reference inverter with

Problem 17 A 5-transistor memory cell is loaded with  $X_D$  when  $\phi$  is high and holds the value of  $X_D$  when  $\phi$  is low. Assume  $M_1$ ,  $M_2$ ,  $M_3$  and  $M_4$  all have  $W=1\mu$  and  $L=2\mu$  and the length of  $M_5$  is  $1\mu$ . If a high Boolean signal is 3V and a low Boolean signal is 0V, determine the minimum value of  $W_5$  needed to guarantee that the value of  $X_D$  can be written into the memory cell. Assume the gates in the process are characterized by a minimum length reference inverter with

